# LOGIC GATES AND CIRCUITS

# <sub>Fund</sub>amental Gates

A logic gate is an electronic circuit which makes logic decisions.

Total No. of possible combinations of binary inputs to a gate

$$N=2^n$$

N = No. of possible input combinations

n = No. of input variables (A, B, C etc.)

## The Inverter (NOT gate)

A gate that performs the mathematical operations of taking the complement.

Logic symbol 
$$A$$
 (or)  $A$  Fig. 7.1

It has single input (A) and single output (Y)

## **Truth Table**

| Input | Output |
|-------|--------|
| A     | Y      |
| 0     | 1      |
| 1     | 0      |

Boolean equation for NOT is  $Y = \overline{A}$ 

Timing diagram

$$Y = \overline{A}$$
 0

#### Law:

$$\overline{0} = 1$$

$$\overline{1} = 0$$
if  $A = 0$ ,  $\overline{A} = 1$ 
if  $A = 1$ ,  $\overline{A} = 0$ 

$$\overline{A} = A$$
Fig. 7.2

#### AND gate

Two or more inputs Single output



All the inputs must be high for getting high output.

#### Truth table (for 2 inputs A and B)

No. if combinations (rows) =  $2^N = 2^2 = 4$ 

| Inpu | Inputs |   |
|------|--------|---|
| A    | В      | Y |
| 0    | 0      | 0 |
| 0    | 1      | 0 |
| 1    | 0      | 0 |
| 1    | 1      | 1 |

Boolean equation

$$Y = A \cdot B$$

Null law Identity law

| La                               | Laws |  |  |  |  |
|----------------------------------|------|--|--|--|--|
| $\mathbf{A} \cdot 0$             | = 0  |  |  |  |  |
| $A \cdot 1$                      | = A  |  |  |  |  |
| $A \cdot A$                      | = A  |  |  |  |  |
| $\Delta \cdot \overline{\Delta}$ | = 0  |  |  |  |  |

Commutative law

 $A \cdot B = B \cdot A$ 

Logic gates and circuits Note: Boolean multiplication is the same as the AND function. For 3 inputs (A, B, C),  $2^3 = 8$  combinations. For 4 inputs (A, B, C, D),  $2^4 = 16$  combinations

#### Timing diagram



Example: Write the output expression for the logic circuit.



Ans: Y = ABB

1. Explain AND function with a 2-input AND gate (CU Nov. 19)

#### OR gate

Two or more inputs.

Single output

output
$$\begin{array}{c}
A \\
B
\end{array}$$
Fig. 7.6

A HIGH on the output is produced when any of the inputs are HIGH. The output is LOW only when all of the inputs are LOW.

#### **Truth Table**

| IS LO !! | Om  |   |
|----------|-----|---|
| A        | В   | Y |
| 0        | 0   | 0 |
| 0        | 1   | 1 |
| 1        | 0   | 1 |
| 1        | 1 1 | 1 |

Output of an OR gate is zero only when the inputs are ——.
 (CU Nov. 2017)

Ans : Zeros

#### Laws

$$A + 0 = A$$

$$A + 1 = 1$$

$$A + A = A$$

$$A + \overline{A} = 1$$

$$A + B = B + A$$

3. Write the output expression for the large circuit & draw a timing diagram



Fig. 7.7

Ans: Y = AB + B



#### NAND gate

NAND stands for NOT-AND. A NOT followed by an AND gate. NAND operation is the complement of the AND operation.



| Inp | uts |        |
|-----|-----|--------|
| A   | В   | Y = AB |
| 0   | 0   | 1      |
| 0   | 1   | 1      |
| 1   | 0   | 1      |
| 1   | 1   | 0      |

4. NAND and NOR gates are known as — gates. (CU Nov. 17)
Ans: Universal. (CU Nov. 19)

#### Exercise

- 1. Show the symbol and truth table of the NAND gate.
- 2. Write a truth table for three input NAND gate
- If the two waveform shown in Fig. applied to the NAND gate, sketch out the resulting output waveform.



## Negative - OR Equivalent operation of a NAND gate



Fig. 7.11

#### DE MORGAN'S THEOREMS

(CU Nov. 17)

$$\overline{A + B + C} = \overline{A} \cdot \overline{B} \cdot \overline{C}$$

$$\overline{A \cdot B \cdot C} = \overline{A} + \overline{B} + \overline{C}$$

For two input variables - De Morgan's Theorem can be explained as

| A | В | Ā | Ē | A + B | A · B | $\overline{A+B}$ | AB | $\bar{A} + \bar{B}$ | $\bar{A} \cdot \bar{B}$ |
|---|---|---|---|-------|-------|------------------|----|---------------------|-------------------------|
| 0 | 0 | 1 | 1 | 0     | 0     | 1                | 1  | 1                   | 1                       |
| 0 | 1 | 1 | 0 | 1     | 0     | 0                | 1  | 1                   | 0                       |
| 1 | 0 | 0 | 1 | 1     | 0     | 0                | 1  | 1                   | 0                       |
| 1 | 1 | 0 | 0 | 1     | 1     | 0                | 0  | 0                   | 0                       |

5. State and Explain De Morgan's theorem.

(CU Nov. 20)

6. Prove  $\overline{(A+B)\overline{C}\overline{D}+E+\overline{F}}=[\overline{A}\overline{B}+CD]\overline{E}F$  by using DeMorgan's theorem

Ans: 
$$\overline{(A+B)\overline{C}\overline{D} + E + \overline{F}} = \overline{[(A+B)\overline{C}\overline{D}] + [E+\overline{F}]}$$

$$= \frac{1}{(A+B)\overline{CD}} \cdot \frac{1}{(E+\overline{F})}$$

$$= \frac{1}{[(A+B)] + [\overline{CD}]} \cdot \overline{E} \cdot \overline{F}$$

$$= \overline{[AB} + CD][\overline{E} F]$$

Write the output expression for the logic circuit



#### NOR gate

NOR stands for NOT-OR. A NOT followed by an OR gate. NOR operation is the complement of the OR operation.

$$\begin{array}{c}
A \circ \\
B \circ \\
\end{array}$$

$$A \circ A \circ A \circ B$$

$$A \circ B \circ A \circ B$$

$$A \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A \circ B \circ B \circ B \circ B$$

$$A$$

#### **Truth Table**

| Inp | ıts | Output |
|-----|-----|--------|
| A   | В   | Y      |
| 0   | 0   | 1      |
| 0   | 1   | 0      |
| 1   | 0   | 0      |
| 1   | 1   | 0      |

8. If the two waveform shown in figure are applied to a NOR gate, what is the resulting output waveform?



Fig. 7.14

#### Negative - AND equivalent operation of the NOR gate

$$\begin{array}{ccc}
A & & & & \\
B & & & & \\
\hline
NOR & & & & \\
\end{array}$$
Negative – AND

Fig. 7.15

| A | В | Ā | B | Y |
|---|---|---|---|---|
| 0 | 0 | 1 | 1 | 1 |
| 0 | 1 | 1 | 0 | 0 |
| 1 | 0 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 | 0 |
|   |   |   |   | - |

## EXCLUSIVE-OR gate (XOR)



Fig. 7.16

| A | В | $\overline{A}B + A\overline{B}$ |
|---|---|---------------------------------|
| 0 | 0 | 0                               |
| 0 | 1 | 1                               |
| 1 | 0 | 1                               |
| 1 | 1 | 0                               |

For an exclusive - OR gate, output Y is high when input A is LOW and input B is HIGH or when input A is HIGH and input B is LOW. Y is LOW when A and B both are HIGH or both LOW.

Equation for XOR can also be written as

$$Y = (A + B) (\overline{AB})$$

#### **XOR laws:**

$$A \oplus 0 = A$$

$$A \oplus 1 = \overline{A}$$

$$A \oplus B = B \oplus A$$

$$A \oplus A = 0$$

$$A \oplus \overline{A} = 1$$

$$(A \oplus B) \oplus C = A \oplus (B \oplus C)$$

$$AB \oplus AC = A(B \oplus C)$$

## **EXCLUSIVE - NOR Gate (X NOR)**

(CU Nov. 2017)

$$\equiv A \longrightarrow Y = \overline{A \oplus B}$$

Fig. 7.17

#### Truth table

| Inp | uts | Output                      |
|-----|-----|-----------------------------|
|     | В   | $Y = \overline{A \oplus B}$ |
| A 0 | 0   | 1                           |
| 0   | 1   | 0                           |
| 1   | 0   | 1                           |
|     | 1   |                             |

#### **Duality Theorems**

To convert an expression to its dual change 0 to 1 and 1 to 0. Convert AND ing to OR ing and OR ing to AND ing.

Table 7.1

| Egoion                                        | Dual                                                 |
|-----------------------------------------------|------------------------------------------------------|
| Expression                                    |                                                      |
| $\overline{0} = 1$                            | $\overline{1} = 0$                                   |
| $0 \cdot 1 = 0$                               | 1 + 0 = 1                                            |
| $0 \cdot 0 = 0$                               | 1 + 1 = 1                                            |
| $1 \cdot 1 = 1$                               | 0 + 0 = 0                                            |
| $A \cdot 1 = A$                               | A + 0 = A                                            |
| $A \cdot A = A$                               | A + A = A                                            |
| $\mathbf{A}\cdot\mathbf{\bar{A}}=0$           | $A + \overline{A} = 1$                               |
| $A \cdot B = B \cdot A$                       | A + B = B + A                                        |
| $A \cdot (B \cdot C) = (A \cdot B) \cdot C$   | A + (B + C) = (A + B) + C                            |
| $A \cdot (B + C) = AB + AC$                   | A + BC = (A + B) (A + C)                             |
| A(A+B) = A                                    | A + AB = A                                           |
| $A \cdot (A \cdot B) = A \cdot B$             | A + A + B = A + B                                    |
| $\overline{AB} = \overline{A} + \overline{B}$ | $\overline{A+B} = \overline{A} \ \overline{B}$       |
| $A + B = AB + \overline{A}B + A\overline{B}$  | $AB = (A + B) (\overline{A} + B) (A + \overline{B})$ |

9. Prove that 
$$A + B C = (A + B) (A + C)$$
  
 $A + BC = A \cdot 1 + BC$   $(\because A \cdot 1 = A)$   
 $= A (1 + B) + BC$   $(\because B + 1 = 1)$   
 $= A \cdot 1 + AB + BC$   $(\because A(B + C)$   
 $= AB + AC)$   
 $= A \cdot (1 + C) + AB + BC$   $(\because 1 + A = 1)$   
 $= A \cdot 1 + AC + AB + BC$   
 $= A \cdot A + AC + AB + BC$   $(\because A \cdot A = A)$   
 $= A(A + C) + B(A + C)$   
 $= (A \pm C) (A + B)$ 

10. Show  $A + \overline{A}B = A + B$ 

$$A + \overline{A}B = A \cdot 1 + \overline{A}B \quad (\because A \cdot 1 = A)$$

$$= A(1 + B) + \overline{A}B$$

$$= A \cdot 1 + AB + \overline{A}B$$

$$= A + B (A + \overline{A}) \qquad (\because A + \overline{A} = 1)$$

$$= A + B \cdot 1 \qquad (\because B \cdot 1 = B)$$

$$= A + B$$
11. Show  $A + AB = A$  (CU Nov. 19)
$$A + AB = A (1 + B) = A \cdot 1 = A$$
12. Show  $A = A (A + B)$ 

$$A (A + B) = A \cdot A + A \cdot B$$

$$= A + AB$$

$$= A + AB$$

$$= A (1 + B)$$

$$= A \cdot 1 = A$$
13. Prove that  $AB + C = AB + BC + \overline{B}C$ 

$$AB + BC + \overline{B}C = AB + C(B + \overline{B})$$

$$= AB + C \cdot 1$$
$$= AB + C$$

14. Prove that 
$$\overrightarrow{A} \cdot \overrightarrow{B} + \overrightarrow{A} \cdot \overrightarrow{B} = \overrightarrow{A} + \overrightarrow{A}$$

L.H.S = 
$$(\overline{A} + A)B + \overline{A}\overline{B}$$
  
=  $B + \overline{A}\overline{B}$   
=  $B + \overline{A}$  (law  $A + \overline{A}B = A + B$ )

#### Other laws

$$A + B + C = A + (B + C)$$

$$A(B + C) = AB + AC$$

$$A \cdot (B + C) = AB + AC$$

$$A + BC = (A + B) (A + C)$$

$$A + AB = A$$

$$A \cdot (A + B) = A$$

$$A + \overline{A}B = (A + B)$$

$$A \cdot (\overline{A} + B) = AB$$

$$AB + A \overline{B} = A$$

$$(A + B) (A + \overline{B}) = A$$

$$AB + \overline{A}C = (A + C) (\overline{A} + B)$$

$$(A + B) (\overline{A} + C) = AC + \overline{A}B$$

$$AB + \overline{A}C + BC = AB + \overline{A}C$$

$$(A + B) (\overline{A} + C) (B + C) = (A + B) (\overline{A} + C)$$

15. Construct a logic circuit for the Boolean expression (A + AB) (B + BC)(C + AB) and show how it reduces to an AND gate.



Fig. 7.18

$$Y = (A + AB) (B + BC) (C + AB)$$
  
=  $A (1 + B) B (1 + C) (C + AB)$   $\therefore 1 + B = 1$   
=  $AB (C + AB)$   $\therefore 1 + C = 1$   
=  $ABC + AB$   
=  $AB (1 + C) = AB$   $\therefore 1 + C = 1$ 

16. An AOI (AND-OR-Invert) logic chip has two 4 input AND gates connected to a 2 input NOR gate. Write the Boolean expression for the circuit (assume the inputs are labled A through H)



the expression  $Y = B(C\overline{D}E + \overline{E}FG)(\overline{AB} + C)$ 



Fig. 7.21

18. Draw the logic ckt given by the Boolean equation

$$Y = \overline{A}BC + A\overline{B}C + AB\overline{C} + \overline{A}B\overline{C}$$

Ans:



Fig. 7.22

19. Implement logic expression  $Y = (A + B) (\overline{A} + \overline{B})$  in a logic diagram. Construct the truth table and hence show that the logic diagram is equivalent to an XOR gate.

(Note: Draw back from the output Y)



Fig. 7.23

| Α                | В                | Ā                | B                | $(A+B)(\bar{A}+\bar{B})$ | $Y = \overline{A}B + \overline{B}A$ |
|------------------|------------------|------------------|------------------|--------------------------|-------------------------------------|
| 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | 1<br>1<br>0<br>0 | 1<br>0<br>1<br>0 | 0<br>1<br>1<br>0         | 0<br>1<br>1                         |

20. What is the importance of De Morgan's theorems in Boolean Algebra and what are the advantages of Boolean theorems?

(CU Nov. 19)

#### Exercise

4. Show the symbol and truth table of the XOR gate.

#### **Problem**

Ans:

- 21.  $Y = (A + BC)(B + \overline{C}A)$ 
  - (a) Design a logic circuit using the above Boolean equation.
  - (b) Is it possible to design the circuit with only NAND or only NOR gates? Design it.
  - (c) Simplify the equation. Design according to this



(b) If we use the equation in SOP (sum of product) form we can contruct logic circuit using NAND gates only.

i.e. 
$$Y = (A + BC) (B + \overline{C} A)$$
  
 $= A(B + \overline{C} A) + (BC) (B + \overline{C} A)$   
 $= AB + A \overline{C} A + BCB + BC \overline{C} A$  ... (1)  
here  $A \overline{C} A = (A \cdot A) \cdot \overline{C} = A \overline{C}$   
 $BCB = (B \cdot B) \cdot C = BC$   
 $BC \overline{C} A = B \cdot (\overline{C} \cdot C) \cdot A = B \cdot 0 \cdot A$   
 $= 0$ 

Substituting (1)

$$Y = AB + A\overline{C} + BC$$

$$A = AB$$

$$A = A\overline{C}$$

$$A = AB$$

(c)  $Y = AB + A\overline{C} + BC = BC + A\overline{C}$ (using theorem AB +  $\overline{A}C + BC = AB + \overline{A}C$ )



Fig. 7.26

22. Simplify the expression Y = ABC + BCHints: BC(A+1) = BC.1 = BC(CU Nov. 19)

## **Basic Combinational Logic Circuits** AND - OR Logic



Fig. 7.27

The circuit consists of 2 input AND gates and one two input OR gate.

Its American National Standards Institute (ANSI) symbol is as follows.



#### **Problem**

23. Three different tanks are placed at same height. Water is stored in them. A level sensor in each tank produces a HIGH voltage when the level of water in the tank drops below a particular point. Design a circuit that monitors the water level in each tank and indicates when the level in any two of the tanks drops below the specific point.

Ans: Here AND-OR ckt is to be used.



AND gate 1 checks the levels in tanks A and B.

AND gate 2 checks the levels in tanks A and C

AND gate 3 checks the levels in tanks B and C

When the water level in any two of the tanks gets too low, one of the AND gates will have HIGHs on both of its inputs. So its output becomes HIGH. For eg:- if the levels in A and C are too low, the inputs of AND gate 2 becomes high and its output becomes HIGH. So the output Y of the OR gate also becomes HIGH. This high output glows a LED indicator.

The Boolean Some Of Product (SOP) expression for the above logic circuit is

$$Y = AB + AC + BC$$

Note: AND - OR logic directly implements SOP expressions.

#### AND - OR - Invert logic (AOI)

After complementing or inverting (using NOT) of an AND - OR circuit, the result is an AND - OR invert circuit.

For example:  $Y = (\overline{A} + \overline{B})(\overline{C} + \overline{D})$  is a product of Sum (POS) expression.

We have,  $\overrightarrow{A} + \overrightarrow{B} = \overrightarrow{AB}$  &  $\overrightarrow{C} + \overrightarrow{D} = \overrightarrow{CD}$ 

$$\therefore Y = (\overline{AB}) (\overline{CD})$$

$$= (\overline{\overline{AB}}) (\overline{\overline{CD}})$$

But  $\overline{PQ} = \overline{P} + \overline{O}$  (law)

$$\therefore \overline{(AB)(CD)} = \overline{AB} + \overline{CD}$$

$$Y = \overrightarrow{AB + CD}$$

$$= \overrightarrow{AB + CD}$$
(: two NOTs)

The logic circuit for the above is



Fig. 7.29

*Note*: AND-OR invert logic implements (or its output is) a POS **Problem** 

24. Three different tanks are placed at same height. Water is stored in them. A level sensor in each tank produces a LOW voltage when the level of water in the tank drops below a particular point. Design a ckt that monitor the water level in each tank and indicates when the level in any two of the tanks drops below the critical point.

Ans: Here AND-OR invert circuit is used.



$$Y = \overline{AB + AC + BC}$$
$$= (\overline{A} + \overline{B})(\overline{A} + \overline{C})(\overline{B} + \overline{C})$$

This gives POS

25. Write the Boolean expression for the AND-OR invert logic in the above figure and show that the output is HIGH when any two of the inputs A, B or C are LOW.

Ans: 
$$Y = \overline{BC} = \overline{B} + \overline{C}$$

#### Exercise

A water pump is required to turn on automatically whenever the water level in any two or more of the three tanks A, B, and C falls below a pre-set level. Each water tank is provided with a level detector that generates a high voltage whenever the water level in the tank is low.

- (a) Write down the Boolean expression for the working of water pump whenever a high voltage turn on.
- (b) Implement the Boolean expression using AND, OR and NOTgates.

- (c) Reduce the Boolean expression to minimum number of literals
- (d) Obtain a much simpler circuit.

(CU Nov. 2016)

## **Exclusive - OR logic**

#### Logic diagram



Fig. 7.31

#### **Exclusive - NOR logic**

Simply invert the output of XOR



Fig. 7.32

$$X = A\overline{B} + \overline{A}B$$

$$Y = \overline{A}\overline{B} + \overline{A}B$$

$$= (\overline{A}\overline{B}) (\overline{\overline{A}}B) \qquad (\because \text{ De Morgans theorem})$$

$$= (\overline{A} + \overline{B}) (\overline{\overline{A}} + \overline{B})$$

$$= (\overline{A} + B) (A + \overline{B})$$

$$= \overline{A}\overline{B} + AB$$





$$Y = \overline{(\overline{A} + A \cdot B) + A \cdot B + \overline{B}}$$

$$= \overline{\overline{A}} \overline{AB} + \overline{AB} \cdot \overline{\overline{B}}$$

$$= A(\overline{A} + \overline{B}) + B(\overline{A} + \overline{B})$$

$$= A\overline{A} + A\overline{B} + B\overline{A} + B\overline{B}$$

$$= 0 + A\overline{B} + \overline{A}B + 0$$

$$= A\overline{B} + \overline{A}B$$

#### **Exercise**

- 5. Construct EX-OR gate by using NOR gates
- 6. Implement the logic gate for the given expression

$$Y = AB + \overline{B}CD + \overline{C}\overline{D}$$

27. Draw the block diagram and truth table of Exclusive OR gate (CU Nov. 18)

## The Universal Property of NAND and NOR gates

It is possible to implement any logic expression using only NAND gates or NOR gates. So we can construct all other basic gates (OR, AND, NOT etc) by using either only NAND gates or only by using NOR gates. So they are called universal gates.

#### NAND as a universal gate

Fig. 7.34

#### NOR as a Universal gate

A
$$\begin{array}{c}
A \\
B
\end{array}$$

$$\begin{array}{c}
\overline{A} \\
\overline{A} \\
B
\end{array}$$

$$\begin{array}{c}
\overline{A} \\
\overline{A}$$

Fig. 7.35

#### **Problems**

Use NAND gates to implement the expression



29. Use NAND gates to implement  $Y = A + \overline{B}$ 



30. Prove that the following two circuits are logically equivalent.



Ans: L.H.S.

Fig. 7.39

Logic gates and circuits 259



## Combinational Logic using NAND and NOR gates: NAND logic

A NAND gate can act as either a NAND gate or a Negative OR

By De Morgan's theorem,

$$\overline{\underbrace{AB}}_{NAND} = \overline{\underbrace{A}} + \overline{B}_{Negative-OR}$$



#### **Problems**

31. Using only NAND gates realise the expression

Fig. 7.43

 $= BC + \overline{C}$ 

C

32. Using only NAND gates simplify the expression

$$X = (A + \overline{B} + C)(\overline{A} + B + \overline{C})(A + \overline{B})$$

$$Ans: X = (A + \overline{B} + C)(\overline{A} + B + \overline{C})(A + \overline{B})$$

$$= (A\overline{A} + AB + A\overline{C} + \overline{B}\overline{A} + \overline{B}B + \overline{B}\overline{C} + C\overline{A} + CB + C\overline{C})(A + \overline{B})$$

$$= (0 + AB + A\overline{C} + \overline{B}\overline{A} + 0 + \overline{B}\overline{C} + C\overline{A} + CB + 0)(A + \overline{B})$$

$$= AAB + AA\overline{C} + A\overline{B}\overline{A} + A\overline{B}\overline{C} + AC\overline{A} + ACB + \overline{B}AB + \overline{B}A\overline{C} + \overline{B}B\overline{A} + \overline{B}B\overline{C} + \overline{B}C\overline{A} + \overline{B}CB$$

$$= AB + A\overline{C} + 0 + A\overline{B}\overline{C} + 0 + ABC + 0 + B\overline{C}$$

$$= AB + A\overline{C}(1 + \overline{B}) + \overline{B}\overline{A}(1 + C) + \overline{B}\overline{C}(A + 1) + ABC$$

$$= AB(1 + C) + A\overline{C} + \overline{B}\overline{A} + \overline{B}\overline{C}$$

$$X = AB + A\overline{C} + \overline{A}\overline{B} + \overline{B}\overline{C}$$



33. Construct a logic circuit using only NAND gates for a Boolean expression.



#### **NOR logic**

A NOR gate can act as either a NOR gate or a negative - AND

By Demorgan's theorem,



#### Problem

34. 
$$X = A\overline{B}\overline{C} + \overline{A}\overline{B}\overline{C} + \overline{B}\overline{C} + A\overline{C} = \overline{C}(\overline{B} + A)$$

Arrive this result by realizing using only NOR gates.

Ans: 
$$X = A\overline{B}\overline{C} + \overline{A}\overline{B}\overline{C} + \overline{B}\overline{C} + A\overline{C}$$
  

$$= \overline{B}\overline{C}(A + \overline{A}) + \overline{B}\overline{C} + A\overline{C}$$
  

$$= \overline{B}\overline{C} + \overline{B}\overline{C} + A\overline{C}$$
  

$$= \overline{B}\overline{C} + A\overline{C}$$
  

$$= \overline{C}(\overline{B} + A)$$



#### **Exercises**

Prove  $\overline{P + QR} = 0$ , using DeMorgan's theorem.

$$\overline{P + \overline{QR}} = (\overline{P} \cdot QR)(P\overline{Q} + PQR)$$
$$= \overline{P}QR \ P\overline{Q} + \overline{P} \ QR \cdot PQR$$
$$= 0 + 0 = \mathbf{0}$$

Why NAND and NOR gates are called universal gates?

Ans: They can perform all the basic logic functions such as AND, OR and NOT.

Explain Minterm and Maxterm for three variables.

Ans: If the input variables are A, B and C, then Minterm is  $\overline{A}\,\overline{B}\,\overline{C}$ and Maxterm is A + B + C

- 10. Draw figures describing how NAND and NOR gates are used
- 11. What do you mean by an active low input?

Ans: If 0 is giving, it works as 1.

If 1 is giving, it works as 0.

- 12. Realize XOR gate using only NAND gates.
- Realize XOR gate using only NOR gates.
- Realize AND gate using NAND and NOR gates.
- Realize OR gate using NAND and NOR gates. 15.
- Implement the logic expression Y = (A + B) (A' + B') in a logic diagram. Construct the truth table and hence show that the logic diagram is equivalent to an XOR gate. (CU Nov. 2015)
- 17. Why NAND and NOR gates are called universal gates?

Ans: Using only NAND or NOR gates all other gates can be performed.

18. What are universal gates? Explain the working of NAND and NOR gates as universal gates (CU Nov. 2015)

#### Half Adder (HA)

Half Adder is a logic circuit for the addition of two one-bit binary numbers. Half adder gives a sum (s) and carry (c) on its output.

The symbol for Half Adder is







Fig. 7.49

A and B are inputs. The carry (c) output is produced with an AND gate. The Sum (s) output is produced with an Exclusive – OR gate. The truth table for HA is as follows.

Table 7.2

| Inputs |   | outputs                                   |               |  |
|--------|---|-------------------------------------------|---------------|--|
| A      | В | $S$ $(S = \overline{A}B + A\overline{B})$ | C<br>(C = AB) |  |
| 0      | 0 | 0                                         | 0             |  |
| 0      | 1 | 1                                         | 0             |  |
| 1      | 0 | 1                                         | 0             |  |
| 1      | 1 | 0                                         | 1             |  |

35. Discuss the operation of a Half Adder

(CU Nov. 15)

36. Using NAND gates construct an HA.



Fig. 7.50

$$S = \overline{\left(\overline{B \cdot \overline{AB}}\right) \cdot \left(\overline{B \cdot \overline{AB}}\right)} \quad \text{using De Morgan's theorem}$$

$$= \overline{B \cdot \overline{AB}} + \left(\overline{\overline{A \cdot \overline{AB}}}\right)$$

$$= B \cdot \overline{AB} + A \cdot \overline{AB}$$

$$= B(\overline{A} + \overline{B}) + A(\overline{A} + \overline{B})$$

$$= B\overline{A} + B\overline{B} + A\overline{A} + A\overline{B}$$

$$= A\overline{B} + B\overline{A}$$

37. Draw the block diagram of a half adder and write down its truth table (CU Nov. 20)

## Full Adder (FA)

Full adder is a logic circuit that can add three bits at a time. There are three inputs. Sum and carry are outputs. The additional input used here is for handling input carries.

When we want to add two binary numbers, each having two or more bits, the LSBs can be added by using a HA. The carry resulted from the addition of LSBs is carried over to the next column and added to the two bits in that colum.

The block diagram or symbol is



Fig. 7.51

The logic circuit of a FA is as follows



Fig. 7.52

Table 7.3

| Inputs |   |     |         |          |
|--------|---|-----|---------|----------|
| Α      | В | Cin | Outputs |          |
| 0      | 0 |     | Sum S   | Carry C_ |
| 0      | 0 | 0   | 0       | 0        |
| 0      | 1 | 1   | 1       | 0        |
| 0      | , | 0   | 1       | 0        |
| 1      | 0 | 1   | 0       | 1        |
| 1      |   | 0   | 1       | 0        |
| 1      | 0 | 1   | 0       | 1        |
| 1      | 1 | 0   | 0       |          |
| 1      | I | 1   | 1       |          |

Here A, B,  $C_{in}$  are the three inputs. ( $C_{in}$  represents any carry generated by the previous stage). Sum and carry (out) are the outputs.  $C_{out}$  is the carry output to be added in to the next stage.

Sum
$$S = A \oplus B \oplus C$$

$$= \overline{ABC} + \overline{ABC} + A\overline{BC} + ABC$$
Carry output
$$C_{out} = \overline{ABC} + A\overline{BC} + AB\overline{C} + ABC$$

$$= \overline{ABC} + A\overline{BC} + AB\overline{C} + ABC$$

$$= \overline{ABC} + A\overline{BC} + AB = \left[ \overline{C} + C \right]$$

$$= \overline{ABC} + A(\overline{BC} + B)$$

$$= \overline{ABC} + A(\overline{BC} + B)$$

$$= \overline{ABC} + A(B + C)$$

$$= \overline{ABC} + AB + AC = B(\overline{AC} + A) + AC$$

$$= B(A + C) + AC = \left[ \overline{CAC} + A + A + C \right]$$

$$C_{out} = AB + BC + AC$$

268

38. Construct a FA by using two HA and an OR gate



39. Draw the block diagram of a full adder and write down its truth (CU Nov. 18) table.

#### Flip Flops (FF)

A FF is a bistable electronic circuit which has two stable states. It can remain in either of the states indefinitely. Its state can be changed by applying the proper triggering signal. It is made up of an assembly of logic gates. Its symbol is



#### R - S Flip Flop

Two cross coupled NOR gates form R - S Flip Flop.



R and S are two inputs. Q and  $\,\overline{\!Q}\,$  are outputs. Output of each gate is connected to the input of the other gate. (This produces the feedback).

Truth table for a NOR gate R.S Flip Flop is as shown below:

Table 7.4

| R                                                            | S                   |                                                                   |        |
|--------------------------------------------------------------|---------------------|-------------------------------------------------------------------|--------|
| 0                                                            | 0                   | Q                                                                 | Action |
| $ \begin{array}{c cccc} 0 & 0 & 1 \\ 1 & 0 & 1 \end{array} $ | Last value  1  0  ? | No change<br>Set (S)<br>Reset (R)<br>unpredictable<br>(Forbidden) |        |

40. Draw the timing diagram for an RS Flip Flop.



Fig. 7.56

41. With the help of diagrams explain the working of RS flip-flop. (CU Nov. 18, CU Nov. 20)

#### JK Flip Flop

JK Flip Flop is a refinement of RS Flip Flop. But the intermediate state (when R = S = 1) of the RS type is defined in the JK type. In that condition the state of the output is changed. (i.e., the complement of the previous state is available. For example if the previous state of the output Q is 0, it becomes 1 and vice versa).

Here the inputs J and K behave like inputs S and R to set and reset the Flip Flop. (J is for set and K is for reset). J and K are called control inputs. Because they determine what the Flip Flop does when a +ve clock edge arrives.

The logic symbol for JK Flip Flop is



Fig. 7.57

Its logic diagram is as follows



Fig. 7.58

The RS Flip Flop is converted in to JK Flip Flop by making  $S = J \cdot \overline{O}$  and  $R = K \cdot O$ 

Because of AND gates, the above circuit is +ve edge triggered (i.e., FF changes state at +ve edge of the clock pulse)



(Note that J and K are adjacent letters in alphabets. There is no other meaning for them. But S is for set and R is for Reset). Truth table for JK Flip Flop is as shown below

Table 7.5

| Table 7.5 |     |     |                                        |  |  |  |
|-----------|-----|-----|----------------------------------------|--|--|--|
| Inputs    |     |     | 0                                      |  |  |  |
| CLK       | J   | V   | Outputs                                |  |  |  |
|           | -   | K   | Q Ō                                    |  |  |  |
| 0         | 0   | 0   | Hold (No change)                       |  |  |  |
| 0         | 0   | 1   |                                        |  |  |  |
| 0         | 1 1 | _   | clock is at 0 state.                   |  |  |  |
|           | 1 1 | 0   | <ul> <li>FF is not working.</li> </ul> |  |  |  |
| 0         | 1   | 1   | Q retains at its last value            |  |  |  |
| 1         | 0   | 0   | Hold                                   |  |  |  |
|           |     |     | $\therefore$ J = K = 0 even though     |  |  |  |
|           |     |     | CLK is high                            |  |  |  |
| 1         | 0   | . 1 | 0 1                                    |  |  |  |
| 1         | 1   | 0   | 1 0                                    |  |  |  |
| 1         | 1   | 1   | Toggle                                 |  |  |  |

When clock input is at LOW level the data inputs have no effect on outputs.

When J = 0, K = 0, the FF remains in hold state eventhough the CLK is HIGH.

When CLK is HIGH, J = 0, K = 1 the output Q is in reset (cleared to 0). Here the output Q is ANDed with K and CLK inputs. So FF is cleared.

When CLK is HIGH J = 1, K = 1, the repeated clock pulses cause the output to turn OFF, ON, ON, OFF .... (toggle).

42. Discuss the functioning of a JK Flip Flop with the help of a logic (CU Nov. 15) circuit

Use: in registers

43. With the help of diagrams explain the working of RS and JK flip (CU Nov. 17) flops.